

| A030DN01 V0 Product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 1/60 |

| Doc. version: | 1.0        |
|---------------|------------|
| Total pages:  | 60         |
| Date:         | 2007/11/19 |

# Product Specification 3.0" COLOR TFT-LCD MODULE

MODEL NAME: A030DN01 V0

- < ◆ > Preliminary Specification
- > Final Specification

Note: The content of this specification is subject to change without prior notice.

© 2007 AU Optronics All Rights Reserved, Do Not Copy.



| A030DN01 V0 Product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 2/60 |

# **Record of Revision**

| Version | Revise Date | Page  | Content                                                                   |
|---------|-------------|-------|---------------------------------------------------------------------------|
| 0.0     | 2006/01/26  |       | First draft                                                               |
|         | 9           |       | Modify absolute maximum ratings Symbol                                    |
| 0.1     | 2007/02/06  | 13~25 | Modify input timing format mark                                           |
| 0.2     | 2007/02/06  | 9     | Modify maximum ratings "storage temperature"                              |
| 0.3     | 2007/02/09  | 45    | Note7 fig                                                                 |
| 0.4     | 2007/03/15  | 10    | Revise VDDIO voltage form 1.8v to 2.5v                                    |
| 0.5     | 2007/04/20  | 44    | Viewing angle values(U/D/L/R)                                             |
| 0.6     | 2007/05/24  | 10    | Specify electrical characteristics                                        |
|         |             | 24    | Update YUV 720 and YUV 640 timing table                                   |
| 0.7     | 2007/07/30  | 32    | Modify Register description R4                                            |
|         |             | 53~59 | Add LCD serial command setting during power on                            |
| 0.8     | 2007/08/02  | 48    | Add some additional marks on the drawing.                                 |
| 0.9     | 2007/10/17  | 44    | Renew the contrast value to 300:1                                         |
| 1.0     | 2007/11/19  | 48    | Renew the drawing describe the non-bending area of FPC next to the bezel. |
|         |             |       |                                                                           |
|         |             |       |                                                                           |



| A030DN01 V0 Product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 3/60 |

# **Contents**

| A. Physical specifications                                                           | 5  |
|--------------------------------------------------------------------------------------|----|
| B. Electrical specifications                                                         | 6  |
| 1. Pin assignment                                                                    | 6  |
| 2. Absolute maximum ratings                                                          | 9  |
| 3. Electrical characteristics                                                        | 10 |
| 3.1 Recommended operating conditions (GND=AGND=0V)                                   | 10 |
| 3.3 Recommended Capacitance Values of External Capacitor                             | 11 |
| 3.4 Backlight driving conditions                                                     | 11 |
| 4. Input timing AC characteristic                                                    | 12 |
| 5. Input timing format                                                               | 13 |
| 5.1 UPS051 timing conditions (Refer to Fig.1 Fig.2 Fig.3)                            | 13 |
| 5.2 UPS052 timing                                                                    | 16 |
| 5.2.1 UPS052 (320 mode/NTSC/24.535MHz) timing specifications. (refer to Fig.4 Fig.5) | 16 |
| 5.2.2 UPS052 (320 mode/PAL/24.375MHz) timing specifications (refer to Fig.4 Fig.5)   | 16 |
| 5.2.3 UPS052 (360 mode/NTSC/27MHz) timing specifications (refer to Fig.4 Fig.5)      | 17 |
| 5.2.4 UPS052 (360 mode/PAL/27MHz) timing specifications (refer to Fig.4 Fig.5)       | 17 |
| 5.3 CCIR656 Timing                                                                   | 20 |
| 5.3.1 CCIR656 decoding                                                               | 20 |
| 5.3.2 CCIR656 NTSC                                                                   | 21 |
| 5.3.3 CCIR656 PAL                                                                    | 21 |
| 5.4 YUV 720 and YUV 640 timing                                                       | 22 |
| 5.4.1 YUV 720 mode/NTSC timing specifications (refer to Fig.7 Fig.9)                 | 22 |
| 5.4.2 YUV 720 mode/PAL timing specifications (refer to Fig.7 Fig.9)                  | 22 |
| 5.4.3 YUV 640 mode/NTSC timing specifications (refer to Fig.8 Fig.9)                 | 23 |
| 5.4.4 YUV 640 mode/PAL timing specifications (refer to Fig.8 Fig.9)                  | 23 |
| 5.5 CCIR656/YUV 720/YUV 640 to RGB conversion                                        | 26 |
| 6. Serial control interface AC characteristic                                        |    |
| 6.1 Timing chart                                                                     |    |
| 6.2 The configuration of serial data at SDA terminal is at below                     | 28 |
| 6.3 Register table                                                                   | 29 |
| 6.4 Register description                                                             | 30 |
| C. Optical specification (Note 1,Note 2, Note 3 )                                    | 44 |
| D. Reliability test items                                                            | 46 |
| E. Packing form                                                                      | 47 |
| F. Outline dimension                                                                 | 48 |
| G. Application note                                                                  | 49 |

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A030DN01 V0 Product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 4/60 |

| 1. Application circuit                              | 49 |
|-----------------------------------------------------|----|
| 1.1 With internal LED driver circuit                | 49 |
| 1.2 With external LED driver circuit                | 50 |
| 2. Power on/off sequence                            | 51 |
| 2.1 Power on (Standby Disabling)                    | 51 |
| 3.2 Power off (Standby Enabling)                    | 52 |
| 3. Recommended power on/off serial command settings | 53 |
| 3.1 UPS051                                          | 54 |
| 3.2 UPS052 320 mode                                 | 55 |
| 3.3 UPS052 360 mode                                 | 56 |
| 3.4 CCIR656                                         | 57 |
| 3.5 YUV 720                                         | 58 |
| 3.6 YUV 640                                         | 59 |
| 4. Power generation circuit                         | 60 |
|                                                     |    |



| A030DN01 V0 Product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 5/60 |

# A. Physical specifications

| NO. | Item                     | Specification      | Remark |
|-----|--------------------------|--------------------|--------|
| 1   | Display resolution (dot) | 960(W) x 240(H)    |        |
| 2   | Active area (mm)         | 60 x 45            |        |
| 3   | Screen size (inch)       | 2.95 (Diagonal)    |        |
| 4   | Dot pitch (um)           | 62.5x187.5         |        |
| 5   | Color configuration      | R, G, B delta      |        |
| 6   | Overall dimension (mm)   | 70.2 x 51.4 x 2.65 | Note 1 |
| 7   | Weight (g)               | T.B.D              |        |
| 8   | Panel surface treatment  | Hard Coating       |        |

Note 1: Refer to F. Outline Dimension



| A030DN01 V0 Product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 6/60 |

# **B.** Electrical specifications

# 1. Pin assignment

| Pin no | Symbol | I/O | I/O<br>Structure | Description                         | Remark    |
|--------|--------|-----|------------------|-------------------------------------|-----------|
| 1      | VCOM   | ı   | Structure        | Panel common voltage                |           |
| 2      | CS     | i   | Type 4           | Serial command enable               |           |
| 3      | SDA    | i   | Type 2           | Serial command data input           |           |
| 4      | SCL    | i   | Type 3           | Serial command clock input          |           |
| 5      | HSYNC  | i   | Type 1           | Horizontal sync input               |           |
| 6      | VSYNC  | i   | Type 1           | Vertical sync input                 |           |
| 7      | DCLK   | i   | Type 1           | Data clock input                    |           |
| 8      | D7     | i   | Type 1           | Data input; MSB                     |           |
| 9      | D6     | i   | Type 1           | Data input                          |           |
| 10     | D5     | i   | Type 1           | Data input                          |           |
| 11     | D4     | i   | Type 1           | Data input                          |           |
| 12     | D3     | ı   | Type 1           | Data input                          |           |
| 13     | D2     | ı   | Type 1           | Data input                          |           |
| 14     | D1     | ı   | Type 1           | Data input                          |           |
| 15     | D0     | ı   | Type 1           | Data input; LSB                     |           |
| 16     | GND    | Р   | -                | Ground for digital circuit          |           |
| 17     | VDD    | Р   | -                | System power                        | 3.0V~3.6V |
| 18     | VDDIO  | Р   | -                | Power for digital interface         | 2.5V~3.6V |
| 19     | DVDD   | С   | -                | Power setting capacitor connect pin |           |
| 20     | V1     | С   | -                | Power setting capacitor connect pin |           |
| 21     | V2     | С   | -                | Power setting capacitor connect pin |           |
| 22     | V3     | С   | -                | Power setting capacitor connect pin |           |
| 23     | V4     | С   | -                | Power setting capacitor connect pin |           |
| 24     | VDD2   | С   | -                | Power setting capacitor connect pin |           |
| 25     | V5     | С   | -                | Power setting capacitor connect pin |           |
| 26     | V6     | С   | -                | Power setting capacitor connect pin |           |
| 27     | VDD3   | С   | -                | Power setting capacitor connect pin |           |
| 28     | VDD5   | С   | -                | Power setting capacitor connect pin |           |
| 29     | V7     | С   | -                | Power setting capacitor connect pin |           |
| 30     | V8     | С   | -                | Power setting capacitor connect pin |           |
| 31     | VGH    | С   | -                | Power setting capacitor connect pin |           |
| 32     | VGL    | С   | -                | Power setting capacitor connect pin |           |

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A030DN01 V0 Product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 7/60 |

| 33 | AGND  | Р | -      | Ground for analog circuit            |
|----|-------|---|--------|--------------------------------------|
| 34 | FRP   | 0 | Type 5 | Frame polarity output for VCOM       |
| 35 | COMDC | 0 | Type 6 | VCOM DC voltage output pin           |
| 36 | VCAC  | С | -      | Power setting capacitor for VCOM AC  |
| 37 | DRV   | 0 | Type 7 | VLED boost transistor driving signal |
| 38 | VLED  | Р | -      | LED power anode                      |
| 39 | FB    | Р | Type 8 | LED power cathode                    |
| 40 | VCOM  | I | -      | Panel common voltage                 |

I: Input, O: Output, C: Capacitor, P: Power, D: Dummy

Note: Definition of scanning direction, Refer to figure as below:





| A030DN01 V0 Product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 8/60 |

#### I/O Pin Structure:

Pull high/low resistor is **700k** $\Omega$ , ( GRB and LVR\_EN **100K** $\Omega$ )





| A030DN01 V0 Product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 9/60 |

# 2. Absolute maximum ratings

| Item                                | Symbol                                | Condition   | Min. | Max. | Unit | Remark              |
|-------------------------------------|---------------------------------------|-------------|------|------|------|---------------------|
| Supply Voltage                      | VDD                                   | AGND=GND=0V | -0.3 | 4.5  | V    |                     |
| Digital Interface<br>Supply Voltage | VDDIO                                 | GND=0       | -0.3 | 4.5  | V    |                     |
| TFT-LCD Power                       | VGH                                   | AGND=GND=0V | -0.3 | 16   | V    |                     |
| Voltage                             | VGL                                   | AGND=GND=0V | -16  | 0.3  | ٧    |                     |
| Input Signal Voltage                | CS,SDA,SCL,Vsync,<br>Hsync,DCLK,D0~D7 | AGND=GND=0V | -0.3 | 4.5  | V    |                     |
| VCOM AC Output<br>Voltage           | FRP                                   | AGND=GND=0V | -0.3 | 8    | V    |                     |
| VCOM AC Power<br>Voltage            | VCAC                                  | AGND=GND=0V | -0.3 | 8    | V    |                     |
| VCOM DC Output<br>Voltage           | COMDC                                 | AGND=GND=0V | -0.3 | 8    | V    |                     |
| VCOM Input Voltage                  | VCOM                                  | AGND=GND=0V | -0.3 | 8    | V    |                     |
|                                     | VDD2                                  | AGND=GND=0V | -0.3 | 8    | V    |                     |
|                                     | VDD3                                  | AGND=GND=0V | -0.3 | 16   | V    |                     |
|                                     | VDD5                                  | AGND=GND=0V | -0.3 | 20   | V    |                     |
|                                     | V1                                    | AGND=GND=0V | -0.3 | 8    | V    |                     |
| Charge Pump                         | V2                                    | AGND=GND=0V | -0.3 | 8    | V    |                     |
| Voltage                             | V3                                    | AGND=GND=0V | -0.3 | 8    | V    |                     |
| vollage                             | V4                                    | AGND=GND=0V | -0.3 | 8    | V    |                     |
|                                     | V5                                    | AGND=GND=0V | -0.3 | 16   | V    |                     |
|                                     | V6                                    | AGND=GND=0V | -0.3 | 16   | V    |                     |
|                                     | V7                                    | AGND=GND=0V | -0.3 | 16   | V    |                     |
|                                     | V8                                    | AGND=GND=0V | -16  | 8    | V    |                     |
| Storage<br>Temperature              | Tstg                                  | -           | 0    | 70   |      | Ambient temperature |
| Operating<br>Temperature            | Тора                                  | -           | 0    | 60   |      | Ambient temperature |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 10/60 |

#### 3. Electrical characteristics

#### 3.1 Recommended operating conditions (GND=AGND=0V)

| Iter    | n       | Symbol   | Min.       | Тур. | Max.       | Unit | Remark |
|---------|---------|----------|------------|------|------------|------|--------|
|         |         | VDD      | 3.0        | 3.3  | 3.6        | V    | Note 1 |
| Power s | supply  | VDDIO    | 2.5        | 3.3  | 3.6        | V    | Note 2 |
| Input   | H Level | $V_{IH}$ | 0.7* VDDIO | -    | VDDIO      | V    |        |
| Signal  | L Level | $V_{IL}$ | GND        | -    | 0.3* VDDIO | V    |        |

Note 1: A build-in power on reset circuit for VDD and VDDIO is provided within the integrated LCD driver IC. The LCD module is in power save mode in default, and a standby releasing is required after VDDIO power on through serial control. Please refer to the register STB setting for detail.

Note 2: The power supply of digital interface, VDDIO, is for the 1.8V digital interface requirement in the future. These digital signals are DCLK, HSYNC, VSYNC, D7~D0, CS, SDA and SCL. If the digital interface level is 3.3V, please short the power pin VDD and VDDIO to 3.3V. In other words, no matter the voltage level of VDDIO is 1.8V or 3.3V, the voltage level of VDD needs to be kept 3.3V.

| Parameter                           | Symbol                     | Condition             | Min.  | Тур. | Max. | Unit | Remark               |
|-------------------------------------|----------------------------|-----------------------|-------|------|------|------|----------------------|
| Input Current                       | $I_{DD}$                   | V 0.0V                |       | 8.2  | 10   | A    | Note 1               |
| for V <sub>DD</sub>                 | I <sub>DD(STANDBY)</sub>   | $V_{DD}=3.3V$         |       | 0.08 | 0.15 | mA   | Note 1               |
| Input Current for V <sub>DDIO</sub> | I <sub>DDIO</sub>          | $V_{DDIO}=3.3V$       |       | 350  |      | uA   | Note 1               |
| IOI A DDIO                          | I <sub>DDIO(STANDBY)</sub> | V DDIO-0.0 V          |       | 50   |      | uA   | Note 1               |
| DC-DC voltage                       | $V_{GH}$                   | V <sub>DD</sub> =3.3V | 14.5  | 15   | 15.5 | ٧    | Note 2               |
| DC-DC voitage                       | $V_{GL}$                   | $V_{DD}$ =3.3 $V$     | -10.5 | -10  | -9.5 | ٧    | Note 2               |
| VCOM voltage                        | $V_{CAC}$                  | -                     | 3.6   | 4.2  | 4.8  | Vp-p | AC component, Note 3 |
|                                     | V <sub>CDC</sub>           | -                     |       | 0.33 |      | V    | DC component, Note 4 |

Note 1: Test Condition: 8colorbar+Grayscale pattern, UPS051 mode, DCLK=27MHz, Frame rate: 60Hz, other registers are default setting.

Note 2: V<sub>GH</sub> and V<sub>GL</sub> are output voltages of integrated LCD driver IC.

Note 3: The brightness of LCD panel could be adjusted by the adjustment of the AC component of VCOM.

Note 4: V<sub>CDC</sub> could be adjusted, so as to minimize flicker and maximum contrast on each module.



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 11/60 |

## 3.3 Recommended Capacitance Values of External Capacitor

The recommended capacitance values of the external capacitor are shown below. These values should be finally determined only after performing sufficient evaluation on the module.

| Pin name | Recommended value  | Withstanding |
|----------|--------------------|--------------|
|          | of capacitors (μF) | voltage (V)  |
| VGH      | 4.7 to 10          | 25           |
| VGL      | 4.7 to 10          | 16           |
| VDD5     | 4.7 to 10          | 25           |
| VDD3     | 4.7 to 10          | 16           |
| VDD2     | 4.7 to 10          | 10           |
| DVDD     | 4.7 to 10          | 6.3          |
| VCAC     | 4.7 to 10          | 10           |
| V1, V2   | 2.2 to 10          | 10           |
| V3, V4   | 2.2 to 10          | 10           |
| V5, V6   | 2.2 to 10          | 16           |
| V7, V8   | 2.2 to 10          | 16           |

# 3.4 Backlight driving conditions

| Parameter        | Symbol   | Min. | Тур. | Max. | Unit | Remark  |
|------------------|----------|------|------|------|------|---------|
| LED current      |          |      | 25   |      | mA   |         |
| LED voltage      | $V_L$    |      | 6.4  | 7    | V    | 2 LED's |
| Feedback voltage | $V_{FB}$ | -    | 0.6  | -    | V    |         |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 12/60 |

# 4. Input timing AC characteristic

(VDD=3.0 ~3.6V, VDDIO=2.5V~VDD, AGND=GND=0V, TA=25°C)

| Parameter        | Symbol | Min.                | Тур.                | Max. | Unit              | Remark |
|------------------|--------|---------------------|---------------------|------|-------------------|--------|
| DCLK duty cycle  | Tcw    | 40                  | 50                  | 60   | %                 |        |
| VSYNC setup time | Tvst   | 6                   | -                   | -    | ns                |        |
| VSYNC hold time  | Tvhd   | 6                   | -                   | -    | ns                |        |
| HSYNC setup time | Thst   | 6                   | -                   | -    | ns                |        |
| HSYNC hold time  | Thhd   | 6                   | -                   | -    | ns                |        |
| Data setup time  | Tdst   | 6                   | -                   | -    | ns                |        |
| Data hold time   | Tdhd   | 6                   | -                   | -    | ns                |        |
| HSYNC width      | Thsw   | 1                   | 1                   | 254  | t <sub>DCLK</sub> |        |
| VSYNC width      | Tvsw   | 1 t <sub>DCLK</sub> | 1 t <sub>DCLK</sub> | 6H   |                   |        |







| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 13/60 |

# 5. Input timing format

# 5.1 UPS051 timing conditions (Refer to Fig.1 Fig.2 Fig.3)

|          | Parameter      |      | Symbol              | Min.                | Тур.                | Max.                 | Unit.             | Remark |                |  |
|----------|----------------|------|---------------------|---------------------|---------------------|----------------------|-------------------|--------|----------------|--|
| DCLK Fre | DCLK Frequency |      | 1/t <sub>DCLK</sub> | 13.5                | 27                  | 27.19                | MHz               |        |                |  |
|          | Period         |      | t <sub>H</sub>      | 1024                | 1716                | 1728                 | t <sub>DCLK</sub> |        |                |  |
|          | Display period |      | t <sub>hd</sub>     |                     | 960                 |                      | t <sub>DCLK</sub> |        |                |  |
| HSYNC    | Back porch     |      | t <sub>hbp</sub>    | 50                  | 70                  | 255                  | t <sub>DCLK</sub> | Note 1 |                |  |
|          | Front porch    |      | t <sub>hfp</sub>    | 14                  | 686                 | 718                  | t <sub>DCLK</sub> |        |                |  |
|          | Pulse width    |      | t <sub>hsw</sub>    | 1                   | 1                   | t <sub>hbp</sub> - 1 | t <sub>DCLK</sub> |        |                |  |
|          | Odd            |      | Period              | Odd                 | t <sub>V</sub>      | 242.5                | 5 262.5           | 450.5  | t <sub>H</sub> |  |
|          | renou          | Even |                     | 242.5               | 202.5               | 430.3                | ч                 |        |                |  |
|          | Display period | Odd  | t <sub>vd</sub>     |                     | 240                 | +                    |                   |        |                |  |
|          | Display period | Even | <b>L</b> ∨d         |                     | 240                 |                      | t <sub>H</sub>    |        |                |  |
|          | Back porch     | Odd  | + .                 | 1                   | 21                  | 31                   | <b>t</b>          | Note 0 |                |  |
| VSYNC    | Back poich     | Even | t <sub>vbp</sub>    | 1.5                 | 21.5                | 31.5                 | t <sub>H</sub>    | Note 2 |                |  |
|          | Eront norch    | Odd  | +                   | 1.5                 | 1.5                 | 179.5                |                   |        |                |  |
|          | Front porch    | Even | t <sub>vfp</sub>    | 1                   | 1                   | 179                  | t <sub>H</sub>    |        |                |  |
|          | Pulse width    | Odd  | +                   | 1+                  | 1 +                 | 6 t <sub>H</sub>     |                   |        |                |  |
|          |                | Even | t <sub>vsw</sub>    | 1 t <sub>DCLK</sub> | 1 t <sub>DCLK</sub> | O IH                 |                   |        |                |  |
|          | 1 frame        |      |                     | 485                 | 525                 | 901                  | t <sub>H</sub>    |        |                |  |

Note 1: The t<sub>hbp</sub> time is adjustable by setting register HBLK; requirement of minimum blanking time and minimum front porch time must be satisfied.

Note 2: The  $t_{vbp}$  time is adjustable by setting register VBLK. UPS051 accepts both interlace and non-interlace vertical input timing.



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 14/60 |



ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 15/60 |



Fig.3 UPS051 Input Vertical Timing Chart



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 16/60 |

#### 5.2 UPS052 timing

# 5.2.1 UPS052 (320 mode/NTSC/24.535MHz) timing specifications. (refer to Fig.4 Fig.5)

|        | Parameter      |      | Symbol              | Min.  | Тур.   | Max.  | Unit.             | Remark |
|--------|----------------|------|---------------------|-------|--------|-------|-------------------|--------|
| DCLK F | requency       |      | 1/t <sub>DCLK</sub> | 20.54 | 24.535 | 30    | MHz               |        |
|        | Period         |      | t <sub>H</sub>      | 1306  | 1560   | 1907  | t <sub>DCLK</sub> |        |
|        | Display period |      | t <sub>hdisp</sub>  | -     | 1280   | 1     | t <sub>DCLK</sub> |        |
| HSYNC  | Back porch     |      | t <sub>hbp</sub>    | 1     | 241    | 255   | t <sub>DCLK</sub> |        |
|        | Front porch    |      | t <sub>hfp</sub>    | 25    | 39     | 372   | t <sub>DCLK</sub> |        |
|        | Pulse width    |      | t <sub>hsw</sub>    | 1     | 1      | 200   | t <sub>DCLK</sub> |        |
|        | Period         | Odd  | - t <sub>v</sub>    | 242.5 | 262.5  | 450.5 | t <sub>H</sub>    |        |
|        | Criod          | Even | ιγ                  | 242.5 | 202.5  | 400.0 | чн                |        |
|        | Display period | Odd  | <b>.</b>            | _     | 240    | _     | t <sub>H</sub>    |        |
|        | Display period | Even | t <sub>vdisp</sub>  |       | 240    |       | ч                 |        |
|        | Back porch     | Odd  | t <sub>vbp</sub>    | 1     | 21     | 31    | t <sub>H</sub>    |        |
| VSYNC  | Back porch     | Even | vbp                 | 1.5   | 21.5   | 31.5  | ч                 |        |
|        | Front porch    | Odd  | + .                 | 1.5   | 1.5    | 179.5 | t <sub>H</sub>    |        |
|        | Tront porch    | Even | t <sub>vfp</sub>    | 1     | 1      | 179   | чн                |        |
|        | Pulse width    | Odd  | +                   | 1     | 1      | 200   | t                 |        |
|        | i disc width   | Even | t <sub>vsw</sub>    |       | '      | 200   | t <sub>DCLK</sub> |        |
|        | 1 frame        |      |                     | 485   | 525    | 901   | t <sub>H</sub>    |        |

# 5.2.2 UPS052 (320 mode/PAL/24.375MHz) timing specifications (refer to Fig.4 Fig.5)

|        | Parameter      |      | Symb                | Min.  | Тур.     | Max.  | Unit.             | Remark |
|--------|----------------|------|---------------------|-------|----------|-------|-------------------|--------|
| DCLK F | requency       |      | 1/t <sub>DCLK</sub> | 20.4  | 24.375   | 30    | MHz               |        |
|        | Period         |      | t <sub>H</sub>      | 1306  | 1560     | 1920  | t <sub>DCLK</sub> |        |
|        | Display period |      | t <sub>hdisp</sub>  | -     | 1280     | -     | t <sub>DCLK</sub> |        |
| HSYNC  | Back porch     |      | t <sub>hbp</sub>    | 1     | 241      | 255   | t <sub>DCLK</sub> |        |
|        | Front porch    |      | t <sub>hfp</sub>    | 25    | 39       | 385   | t <sub>DCLK</sub> |        |
|        | Pulse width    | _    | t <sub>hsw</sub>    | 1     | 1        | 200   | t <sub>DCLK</sub> |        |
|        | Period Odd     | Odd  | t <sub>V</sub>      | 292.5 | 312.5    | 450.5 | t <sub>H</sub>    |        |
|        | 1 01100        | Even |                     | 202.0 | 0.1.0    | .00.0 | -11               |        |
|        | Display period | Odd  | t <sub>vdisp</sub>  | _     | 288      | _     | t <sub>H</sub>    |        |
|        | Display period | Even |                     | vaisp | 200      |       | ч                 |        |
|        | Back porch     | Odd  | <b>.</b>            | 3     | 23       | 34    | t <sub>H</sub>    |        |
| VSYNC  | Back porch     | Even | t <sub>vbp</sub>    | 3.5   | 23.5     | 34.5  | чн                |        |
|        | Front porch    | Odd  | + .                 | 1.5   | 1.5      | 128.5 | t <sub>H</sub>    |        |
|        | Tront porch    | Even | t <sub>vfp</sub>    | 1     | 1        | 128   | чн                |        |
|        | Pulse width    | Odd  | t <sub>vsw</sub>    | 1     | 1        | 200   | t <sub>DCLK</sub> |        |
|        |                | Even | LVSW                | ı     | <u>'</u> | 200   | UCLK              |        |
|        | 1 frame        |      |                     | 585   | 625      | 901   | t <sub>H</sub>    |        |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 17/60 |

#### 5.2.3 UPS052 (360 mode/NTSC/27MHz) timing specifications (refer to Fig.4 Fig.5)

|          | Parameter      |             | Symbol              | Min.  | Тур.  | Max.  | Unit.             | Remark |
|----------|----------------|-------------|---------------------|-------|-------|-------|-------------------|--------|
| DCLK Fre |                |             | 1/t <sub>DCLK</sub> | 23    | 27    | 30    | MHz               |        |
|          | Period         |             | t <sub>H</sub>      | 1466  | 1716  | 1907  | t <sub>DCLK</sub> |        |
|          | Display period |             | t <sub>hdisp</sub>  | -     | 1440  | -     | t <sub>DCLK</sub> |        |
| HSYNC    | Back porch     |             | t <sub>hbp</sub>    | 1     | 241   | 255   | t <sub>DCLK</sub> |        |
|          | Front porch    |             | t <sub>hfp</sub>    | 25    | 35    | 212   | t <sub>DCLK</sub> |        |
|          | Pulse width    |             | t <sub>hsw</sub>    | 1     | 1     | 200   | t <sub>DCLK</sub> |        |
|          | Period         | Odd<br>Even | t <sub>V</sub>      | 242.5 | 262.5 | 450.5 | t <sub>H</sub>    |        |
|          | Display period | Odd<br>Even | t <sub>vdisp</sub>  | -     | 240   | -     | t <sub>H</sub>    |        |
|          | Deal coul      | Odd         |                     | 1     | 21    | 31    |                   |        |
| VSYNC    | Back porch     | Even        | t <sub>vbp</sub>    | 1.5   | 21.5  | 31.5  | t <sub>H</sub>    |        |
|          | F              | Odd         |                     | 1.5   | 1.5   | 179.5 |                   |        |
|          | Front porch    | Even        | t <sub>vfp</sub>    | 1     | 1     | 179   | t <sub>H</sub>    |        |
|          |                | Odd         |                     |       | 4     | 000   |                   |        |
|          | Pulse width    | Even        | t <sub>vsw</sub>    | 1     | 1     | 200   | t <sub>DCLK</sub> |        |
|          | 1 frame        |             |                     | 485   | 525   | 901   | t <sub>H</sub>    |        |

# 5.2.4 UPS052 (360 mode/PAL/27MHz) timing specifications (refer to Fig.4 Fig.5)

|          | Parameter      |                                                        | Symbol               | Min.                 | Тур.  | Max.           | Unit.             | Remark |
|----------|----------------|--------------------------------------------------------|----------------------|----------------------|-------|----------------|-------------------|--------|
| DCLK Fre | quency         |                                                        | 1/t <sub>DCLK</sub>  | 23                   | 27    | 30             | MHz               |        |
|          | Period         |                                                        | t <sub>H</sub>       | 1466                 | 1728  | 1920           | t <sub>DCLK</sub> |        |
|          | Display period |                                                        | t <sub>hdisp</sub>   | -                    | 1440  | -              | t <sub>DCLK</sub> |        |
| HSYNC    | Back porch     |                                                        | t <sub>hbp</sub>     | 1                    | 241   | 255            | t <sub>DCLK</sub> |        |
|          | Front porch    |                                                        | $t_{hfp}$            | 25                   | 47    | 225            | t <sub>DCLK</sub> |        |
|          | Pulse width    |                                                        | t <sub>hsw</sub>     | 1                    | 1     | 200            | t <sub>DCLK</sub> |        |
|          |                |                                                        | Odd                  | 312.5                | 450.5 |                |                   |        |
|          | Period         | Even                                                   | t <sub>V</sub>       | t <sub>V</sub> 292.5 | 312.3 | 450.5          | t <sub>H</sub>    |        |
|          |                | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 200                  |                      |       |                |                   |        |
|          | Display period |                                                        | <sup>L</sup> vdisp − | 200                  | -     | t <sub>H</sub> |                   |        |
|          | B 1 1          | Odd                                                    |                      | 3                    | 23    | 34             |                   |        |
| VSYNC    | Back porch     | Even                                                   | $t_{vbp}$            | 3.5                  | 23.5  | 34.5           | t <sub>H</sub>    |        |
|          |                | Odd                                                    |                      | 1.5                  | 1.5   | 128.5          |                   |        |
|          | Front porch    | Even                                                   | $t_{vfp}$            | 1                    | 1     | 128            | t <sub>H</sub>    |        |
|          | Odd            |                                                        |                      |                      | 4     | 000            |                   |        |
|          | Pulse width    | Even                                                   | t <sub>vsw</sub>     | 1                    | 1     | 200            | t <sub>DCLK</sub> |        |
|          | 1 frame        | •                                                      |                      | 585                  | 625   | 901            | t <sub>H</sub>    |        |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 18/60 |

Fig.4 UPS052 Input Horizontal Timing Chart





| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 19/60 |

Valid Data V display ٩ 1 field (EVEN) V blanking 1 frame ₹ Valid Data V display \$ 1 field (ODD) V blanking HSYNC VSYNC DATA

Fig.5 UPS052 Input Vertical Timing Chart



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 20/60 |

#### 5.3 CCIR656 Timing



#### Fig.6 CCIR656 Data input format

# 5.3.1 CCIR656 decoding

- FF 00 00 < XY > signals are involved with HSYNC, VSYNC and Field
- <XY> encode following bits:

F=field select: F=0 for field 1, F=1 for field 2;

V=1 during vertical blanking

H=0 at SAV, H=1 at EAV,

P3-P0=protection bits:

 $P3=V \square H P2=F \square H P1=F \square V P0=F \square V \square H \square$ : represents the exclusive-OR function

- Control is provided through "End of Video" (EAV) and "Start of Video" (SAV) timing references.
- Horizontal blanking section consists of repeating pattern 80 10 80 10

|         |    |    | Х  |    |    |    |         |
|---------|----|----|----|----|----|----|---------|
| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0(LSB) |
| 1       | F  | V  | Н  | P3 | P2 | P1 | P0      |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 21/60 |

#### 5.3.2 CCIR656 NTSC



| Line    | _ | W | Н     | Н     |
|---------|---|---|-------|-------|
| Number  | F | V | (EAV) | (SAV) |
| 1-3     | 1 | 1 | 1     | 0     |
| 4-22    | 0 | 1 | 1     | 0     |
| 23-262  | 0 | 0 | 1     | 0     |
| 263-265 | 0 | 1 | 1     | 0     |
| 266-285 | 1 | 1 | 1     | 0     |
| 286-525 | 1 | 0 | 1     | 0     |

|   | F          | Н   | V            |
|---|------------|-----|--------------|
| 1 | Even Field | EAV | Blanking     |
| 0 | Odd Field  | SAV | Active Video |

#### 5.3.3 CCIR656 PAL



| Line    | _ | \ / | Н     | Н     |
|---------|---|-----|-------|-------|
| Number  | F | V   | (EAV) | (SAV) |
| 1-22    | 0 | 1   | 1     | 0     |
| 23-310  | 0 | 0   | 1     | 0     |
| 311-312 | 0 | 1   | 1     | 0     |
| 313-335 | 1 | 1   | 1     | 0     |
| 335-623 | 1 | 0   | 1     | 0     |
| 624-625 | 1 | 1   | 1     | 0     |

|   | F          | F H |              |
|---|------------|-----|--------------|
| 1 | Even Field | EAV | Blanking     |
| 0 | Odd Field  | SAV | Active Video |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 22/60 |

#### 5.4 YUV 720 and YUV 640 timing

# 5.4.1 YUV 720 mode/NTSC timing specifications (refer to Fig.7 Fig.9)

|                                         | Parameter        |      | Symbol              | Min. | Тур.  | Max. | Unit.             | Remark |
|-----------------------------------------|------------------|------|---------------------|------|-------|------|-------------------|--------|
| DCLK Fre                                | quency           |      | 1/t <sub>DCLK</sub> | 23   | 27    | 30   | MHz               |        |
|                                         | Period           |      | t <sub>H</sub>      | 1475 | 1716  | 1907 | t <sub>DCLK</sub> |        |
|                                         | Display period   |      | t <sub>hdisp</sub>  | -    | 1440  | -    | t <sub>DCLK</sub> |        |
| HSYNC                                   | Back porch       |      | t <sub>hbp</sub>    | 1    | 240   | 255  | t <sub>DCLK</sub> |        |
|                                         | Front porch      |      | $t_{hfp}$           | 34   | 36    | 212  | t <sub>DCLK</sub> |        |
|                                         | Pulse width      |      | t <sub>hsw</sub>    | -    | 1     | -    | t <sub>DCLK</sub> |        |
|                                         | D. de d          | Odd  |                     |      | 060 5 |      |                   |        |
|                                         | Period           | Even | t <sub>V</sub>      | -    | 262.5 | -    | t <sub>H</sub>    |        |
|                                         | Diamless newiced | Odd  | +                   |      | 240   |      |                   |        |
|                                         | Display period   | Even | $t_{vdisp}$         | -    | 240   | -    | t <sub>H</sub>    |        |
|                                         | Deal, namel      | Odd  | +                   | -    | 21    | -    |                   |        |
| VSYNC                                   | Back porch       | Even | $t_{vbp}$           | -    | 21.5  | -    | t <sub>H</sub>    |        |
|                                         | F                | Odd  |                     | -    | 1.5   | -    |                   |        |
|                                         | Front porch      | Even | $t_{vfp}$           | -    | 1     | -    | t <sub>H</sub>    |        |
| Pulse width Odd Even t <sub>vsw</sub> - |                  | Odd  |                     |      |       |      |                   |        |
|                                         | 1                | -    | t <sub>DCLK</sub>   |      |       |      |                   |        |
|                                         | 1 frame          | •    |                     | -    | 525   | -    | t <sub>H</sub>    |        |

#### 5.4.2 YUV 720 mode/PAL timing specifications (refer to Fig.7 Fig.9)

|          | Parameter      |                                   | Symbol              | Min. | Тур.              | Max. | Unit.             | Remark |
|----------|----------------|-----------------------------------|---------------------|------|-------------------|------|-------------------|--------|
| DCLK Fre | quency         |                                   | 1/t <sub>DCLK</sub> | 23   | 27                | 30   | MHz               |        |
|          | Period         |                                   | t <sub>H</sub>      | 1475 | 1728              | 1920 | t <sub>DCLK</sub> |        |
|          | Display period |                                   | t <sub>hdisp</sub>  | -    | 1440              | -    | t <sub>DCLK</sub> |        |
| HSYNC    | Back porch     |                                   | t <sub>hbp</sub>    | 1    | 240               | 255  | t <sub>DCLK</sub> |        |
|          | Front porch    |                                   | t <sub>hfp</sub>    | 34   | 48                | 225  | t <sub>DCLK</sub> |        |
|          | Pulse width    |                                   | t <sub>hsw</sub>    | -    | 1                 | -    | t <sub>DCLK</sub> |        |
|          | Period         | Odd<br>Even                       | t <sub>V</sub>      | -    | 312.5             | -    | t <sub>H</sub>    |        |
|          | Display period | Odd<br>Even                       | t <sub>vdisp</sub>  | -    | 288               | -    | t <sub>H</sub>    |        |
|          |                | Odd                               |                     | -    | 24                | -    |                   |        |
| VSYNC    | Back porch     | Even                              | $t_{vbp}$           | -    | 24.5              | -    | t <sub>H</sub>    |        |
|          | Front a such   | Odd                               | +                   | -    | 0.5               | -    |                   |        |
|          | Front porch    | Even                              | $t_{vfp}$           | -    | 0                 | -    | t <sub>H</sub>    |        |
|          | Odd            | 4                                 |                     |      |                   |      |                   |        |
|          | Pulse width    | e width Even t <sub>vsw</sub> - 1 |                     | -    | t <sub>DCLK</sub> |      |                   |        |
|          | 1 frame        |                                   |                     | -    | 625               | -    | t <sub>H</sub>    |        |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 23/60 |

## 5.4.3 YUV 640 mode/NTSC timing specifications (refer to Fig.8 Fig.9)

|         | Parameter       |        | Symbol              | Min.  | Тур.   | Max. | Unit.             | Remark |
|---------|-----------------|--------|---------------------|-------|--------|------|-------------------|--------|
| DCLK Fi | requency        |        | 1/t <sub>DCLK</sub> | 20.65 | 24.535 | 30   | MHz               |        |
|         | Period          | Period |                     |       | 1560   | 1907 | t <sub>DCLK</sub> |        |
|         | Display period  |        | t <sub>hdisp</sub>  | -     | 1280   | -    | t <sub>DCLK</sub> |        |
| HSYNC   | Back porch      |        | t <sub>hbp</sub>    | 1     | 240    | 255  | t <sub>DCLK</sub> |        |
|         | Front porch     |        | t <sub>hfp</sub>    | 32    | 40     | 372  | t <sub>DCLK</sub> |        |
|         | Pulse width     |        | t <sub>hsw</sub>    | -     | 1      | -    | t <sub>DCLK</sub> |        |
|         | Period          | Odd    | t <sub>V</sub>      | _     | 262.5  |      | +                 |        |
|         | renou           | Even   | ιγ                  | -     | 202.0  | _    | t <sub>H</sub>    |        |
|         | Diamlass maniad | Odd    | +                   | -     | 240    |      |                   |        |
|         | Display period  | Even   | t <sub>vdisp</sub>  |       | 240    | -    | t <sub>H</sub>    |        |
|         | Daala saasa     | Odd    | +                   | -     | 21     | -    |                   |        |
| VSYNC   | Back porch      | Even   | t <sub>vbp</sub>    | -     | 21.5   | -    | t <sub>H</sub>    |        |
|         | Fueret a suele  | Odd    | +                   | -     | 1.5    | -    |                   |        |
|         | Front porch     | Even   | t <sub>vfp</sub>    | -     | 1      | -    | t <sub>H</sub>    |        |
|         | Odd             |        | +                   |       | 4      |      |                   |        |
|         | Pulse width     | Even   | t <sub>vsw</sub>    |       | 1      | -    | t <sub>DCLK</sub> |        |
|         | 1 frame         | -      |                     | -     | 525    | -    | t <sub>H</sub>    |        |

# 5.4.4 YUV 640 mode/PAL timing specifications (refer to Fig.8 Fig.9)

|        | Parameter      |      | Symbol              | Min. | Тур.   | Max. | Unit.             | Remark |
|--------|----------------|------|---------------------|------|--------|------|-------------------|--------|
| DCLK F | requency       |      | 1/t <sub>DCLK</sub> | 20.5 | 24.375 | 30   | MHz               |        |
|        | Period         |      | t <sub>H</sub>      | 1313 | 1560   | 1920 | t <sub>DCLK</sub> |        |
|        | Display period |      | t <sub>hdisp</sub>  | -    | 1280   | -    | t <sub>DCLK</sub> |        |
| HSYNC  | Back porch     |      | t <sub>hbp</sub>    | 1    | 240    | 255  | t <sub>DCLK</sub> |        |
|        | Front porch    |      | t <sub>hfp</sub>    | 32   | 40     | 385  | t <sub>DCLK</sub> |        |
|        | Pulse width    |      | t <sub>hsw</sub>    | -    | 1      | -    | t <sub>DCLK</sub> |        |
|        | Period         | Odd  | t <sub>V</sub>      | _    | 312.5  |      | +                 |        |
|        | Period         | Even | ιγ                  | -    | 012.0  | -    | t <sub>H</sub>    |        |
|        | Diaplay paried | Odd  | t                   | -    | 288    |      | +                 |        |
|        | Display period | Even | t <sub>vdisp</sub>  |      | 200    | -    | t <sub>H</sub>    |        |
|        | Deels march    | Odd  | +                   | -    | 24     | -    |                   |        |
| VSYNC  | Back porch     | Even | t <sub>vbp</sub>    | -    | 24.5   | -    | t <sub>H</sub>    |        |
|        | Frank navah    | Odd  | +                   | -    | 0.5    | -    |                   |        |
|        | Front porch    | Even | $t_{vfp}$           | -    | 0      | -    | t <sub>H</sub>    |        |
|        | Odd            |      | +                   |      | 4      |      |                   |        |
|        | Pulse width    | Even | t <sub>vsw</sub>    | -    | 1      | -    | t <sub>DCLK</sub> |        |
|        | 1 frame        |      |                     | -    | 625    | -    | t <sub>H</sub>    |        |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 24/60 |

Fig.7 YUV720 Input Horizontal Timing Chart





| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 25/60 |

Valid Data V display **,** 1 field (EVEN) V blanking **t**vbp 1 frame **t**vfp Valid Data V display ζ, 1 field ( ODD ) V blanking t vs HSYNC VSYNC -DATA

Fig.9 YUV Input Vertical Timing Chart



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 26/60 |

# 5.5 CCIR656/YUV 720/YUV 640 to RGB conversion

 $R_{n}=1.164*[(Y_{2n-1}+Y_{2n})/2-16] + 1.596*(C_{rn}-128)$ 

 $G_{n=1.164}^{*}[(Y_{2n-1}+Y_{2n})/2-16] - 0.813^{*}(C_{rn}-128) - 0.392^{*}(C_{bn}-128)$ 

 $B_{n}=1.164*[(Y_{2n-1}+Y_{2n})/2-16] + 2.017*C_{bn}$ 



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 27/60 |

#### 6. Serial control interface AC characteristic



| Item                         | Symbol           | Min | Typical | Max | Unit |
|------------------------------|------------------|-----|---------|-----|------|
| CS input setup Time          | t <sub>S0</sub>  | 50  | -       | -   | ns   |
| Serial data input setup Time | t <sub>S1</sub>  | 50  | -       |     | ns   |
| CS input hold Time           | t <sub>H0</sub>  | 50  | -       | -   | ns   |
| Serial data input hold Time  | t <sub>H1</sub>  | 50  | -       | -   | ns   |
| SCL pulse low width          | t <sub>W1L</sub> | 50  | -       | -   | ns   |
| SCL pulse high width         | t <sub>W1H</sub> | 50  | -       | -   | ns   |
| CS pulse high width          | t <sub>W2</sub>  | 400 | -       | -   | ns   |

#### 6.1 Timing chart



- 1. Each serial command consists of 16 bits of data which is loaded one bit a time at the rising edge of serial clock SCL.
- 2. Command loading operation starts from the falling edge of CS and is completed at the next rising edge of CS.
- The serial control block is operational after power on reset, but commands are established by the VSYNC signal. If command is transferred multiple times for the same register, the last command before the VSYNC signal is valid.
- 4. If less than 16 bits of SCL are input while CS is low, the transferred data is ignored.
- 5. If 16 bits or more of SCL are input while CS is low, the previous 16 bits of transferred data before the rising edge of CS pulse are valid data.
- 6. Serial block operates with the SCL clock.
- 7. Serial data can be accepted in the standby (power save) mode.

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 28/60 |

#### 6.2 The configuration of serial data at SDA terminal is at below

| MSB     |     |            |    |    |    |    |    |    |    |    |    |    |    |    | LSB |
|---------|-----|------------|----|----|----|----|----|----|----|----|----|----|----|----|-----|
| A6      | R/W | A5         | A4 | A3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
| Address | R/W | /W Address |    |    |    |    |    |    |    |    | DA | TA |    |    |     |

R/W: Establishes the Read mode when set to '1', and the Write mode when set to '0'.

#### Write Mode:





| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 29/60 |

## 6.3 Register table

| 0.0 | 3 Register table |     |            |       |     |            |            |    |                    |                           |               |               |                            |                  |                 |                |  |  |
|-----|------------------|-----|------------|-------|-----|------------|------------|----|--------------------|---------------------------|---------------|---------------|----------------------------|------------------|-----------------|----------------|--|--|
|     |                  | Re  | gis        | ter a | add | res        | s          |    | MSB                |                           | Reg           | gister o      | data (default setting) LSB |                  |                 |                |  |  |
| No. | <b>A</b> 6       | R/W | <b>A</b> 5 | Α4    | А3  | <b>A</b> 2 | <b>A</b> 1 | Α0 | D7                 | D6                        | D5            | D4            | D3                         | D2               | D1              | D0             |  |  |
| R0  | 0                | 0   | 0          | 0     | 0   | 0          | 0          | 0  | Y_CbCr CCIR601 x x |                           |               |               | VCAC<br>(0)                | VCOM_AC<br>(011) |                 |                |  |  |
| R1  | 0                | 0   | 0          | 0     | 0   | 0          | 0          | 1  | VCDCE<br>(1)       | 0                         |               |               |                            | VCOM_DC<br>(21h) |                 |                |  |  |
| R3  | 0                | 0   | 0          | 0     | 0   | 0          | 1          | 1  |                    |                           |               | Br            | ightness<br>(40h)          |                  |                 |                |  |  |
| R4  | 0                | 0   | 0          | 0     | 0   | 1          | 0          | 0  | Narrow<br>(0)      | YUV<br>(0)                |               | EL<br>00)     | NT                         | SC/PAL<br>(10)   | VDIR<br>(1)     | HDIR<br>(1)    |  |  |
| R5  | 0                | 0   | 0          | 0     | 0   | 1          | 0          | 1  | DRV_FREQ<br>(0)    | GRB<br>(1)                | F             | PFM_D<br>(011 |                            | SHDB2<br>(1)     | SHDB1<br>(1)    | STB<br>(0)     |  |  |
| R6  | 0                | 0   | 0          | 0     | 0   | 1          | 1          | 0  | HBLK_EN<br>(0)     | LED_Cu<br>(00)            |               |               |                            | VBLK<br>(15h)    |                 |                |  |  |
| R7  | 0                | 0   | 0          | 0     | 0   | 1          | 1          | 1  |                    |                           |               | HE            | 3LK(46h)                   |                  |                 |                |  |  |
| R8  | 0                | 0   | 0          | 0     | 1   | 0          | 0          | 0  | BL_D<br>(00        |                           | х             | х             | х                          | 0                | 0               | 0              |  |  |
| R12 | 0                | 0   | 0          | 0     | 1   | 1          | 0          | 0  |                    | PAIR (00) x CbCr (0)      |               |               |                            | Vdpol<br>(1)     | Hdpol<br>(1)    | DCLKpol<br>(0) |  |  |
| R13 | 0                | 0   | 0          | 0     | 1   | 1          | 0          | 1  |                    | CONTRAST_B<br>(40h)       |               |               |                            |                  |                 |                |  |  |
| R14 | 0                | 0   | 0          | 0     | 1   | 1          | 0          | 1  | Х                  |                           |               | 5             |                            | NTRAST_R<br>0h)  |                 |                |  |  |
| R15 | 0                | 0   | 0          | 0     | 1   | 1          | 1          | 1  | Х                  |                           |               | SI            |                            | HTNESS_R<br>0h)  |                 |                |  |  |
| R16 | 0                | 0   | 0          | 1     | 0   | 0          | 0          | 0  | Х                  |                           |               | 5             |                            | NTRAST_B<br>0h)  |                 |                |  |  |
| R17 | 0                | 0   | 0          | 1     | 0   | 0          | 0          | 1  | Х                  |                           |               | SI            |                            | HTNESS_B<br>0h)  |                 |                |  |  |
| R21 | 0                | 0   | 0          | 1     | 0   | 1          | 0          | 1  | LEC                | O_ON_CY(<br>(0111)        | CLE           |               |                            | LED_ON<br>(11)   |                 |                |  |  |
| R22 | 0                | 0   | 0          | 1     | 0   | 1          | 1          | 0  | Х                  | X                         | х             | х             | х                          | GAMMA2.2<br>(1)  | x               | х              |  |  |
| R23 | 0                | 0   | 0          | 1     | 0   | 1          | 1          | 1  | Х                  |                           | A_V16<br>101) | )             | х                          |                  | GMA_V8<br>(100) |                |  |  |
| R24 | 0                | 0   | 0          | 1     | 1   | 0          | 0          | 0  | Х                  | GMA V50 GMA V32           |               |               |                            |                  |                 |                |  |  |
| R25 | 0                | 0   | 0          | 1     | 1   | 0          | 0          | 1  | Х                  | GMA V96 GMA V72           |               |               |                            |                  |                 |                |  |  |
| R26 | 0                | 0   | 0          | 1     | 1   | 0          | 1          | 0  | Х                  | GMA_V120 x GMA_V110 (100) |               |               |                            |                  | 0               |                |  |  |
| R85 | 1                | 0   | 0          | 1     | 0   | 1          | 0          | 1  | 0                  | INV_SEL (1)               | 0             | 0             | х                          | х                | x               | 0              |  |  |
| R90 | 1                | 0   | 0          | 1     | 1   | 0          | 1          | 0  | Х                  | X                         | х             | х             | х                          | х                | REV_G<br>(0)    | х              |  |  |

Note: 1. "x" => please set to '0'.



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 30/60 |

## 6.4 Register description

#### R0:

| No. |    | Re  | gis        | ter | add        | res       | s          |    | MSB       |             | Regi | ster da | ıta     |              |    | LSB   |
|-----|----|-----|------------|-----|------------|-----------|------------|----|-----------|-------------|------|---------|---------|--------------|----|-------|
| NO. | A6 | R/W | <b>A</b> 5 | Α4  | <b>A</b> 3 | <b>A2</b> | <b>A</b> 1 | Α0 | D7        | D6          | D5   | D4      | D3      | D2           | D1 | D0    |
| R0  | 0  | 0   | 0          | 0   | 0          | 0         | 0          | 0  | Y_CbCr(0) | CCIR601 (0) | Х    | Х       | VCAC(0) | VCOM_AC(011) |    | (011) |

# VCOM\_AC: Common voltage AC level selection (deviation ±0.1V)

| '  | VCOM_AC | ;  | VCAC | Voltage (V)  |  |  |  |  |  |  |  |  |  |  |
|----|---------|----|------|--------------|--|--|--|--|--|--|--|--|--|--|
| D2 | D1      | D0 | D3   | voitage (v)  |  |  |  |  |  |  |  |  |  |  |
| 0  | 0       | 0  | 0    | 3.6          |  |  |  |  |  |  |  |  |  |  |
| 0  | 0       | 0  | 1    | 3.7          |  |  |  |  |  |  |  |  |  |  |
| 0  | 0       | 1  | 0    | 3.8          |  |  |  |  |  |  |  |  |  |  |
| 0  | 0       | 1  | 1    | 3.9          |  |  |  |  |  |  |  |  |  |  |
| 0  | 1       | 0  | 0    | 4.0          |  |  |  |  |  |  |  |  |  |  |
| 0  | 1       | 0  | 1    | 4.1          |  |  |  |  |  |  |  |  |  |  |
| 0  | 1       | 1  | 0    | 4.2(Default) |  |  |  |  |  |  |  |  |  |  |
| 0  | 1       | 1  | 1    | 4.3          |  |  |  |  |  |  |  |  |  |  |
| 1  | 0       | 0  | 0    | 4.4          |  |  |  |  |  |  |  |  |  |  |
| 1  | 0       | 0  | 1    | 4.5          |  |  |  |  |  |  |  |  |  |  |
| 1  | 0       | 1  | 0    | 4.6          |  |  |  |  |  |  |  |  |  |  |
| 1  | 0       | 1  | 1    | 4.7          |  |  |  |  |  |  |  |  |  |  |
| 1  | 1       | Χ  | Χ    | 4.8          |  |  |  |  |  |  |  |  |  |  |



# CCIR601: CCIR601 input timing selection

| CCIR601    | Function                                                                      |
|------------|-------------------------------------------------------------------------------|
| 0(Default) | Disable CCIR601 (Default)                                                     |
| 1          | Enable CCIR601. (Please refer to the table of R4(SEL) for detail description) |

#### Y\_CbCr: Y & CbCr exchange position (only valid for 8-bit input YUV640 / YUV720)

|                         | CbCr(R12[4])='0'                                                                    | CbCr(R12[4])='1'            |  |  |  |  |  |  |
|-------------------------|-------------------------------------------------------------------------------------|-----------------------------|--|--|--|--|--|--|
| Y_CbCr='0'<br>(Default) | Cb0         Y0         Cr0         Y1         Cb2         Y2         Cr2         Y3 | Cr0 Y0 Cb0 Y1 Cr2 Y2 Cb2 Y3 |  |  |  |  |  |  |
| Y_CbCr='1'              | Y0 Cb0 Y1 Cr0 Y2 Cb2 Y3 Cr2                                                         | Y0 Cr0 Y1 Cb0 Y2 Cr2 Y3 Cb2 |  |  |  |  |  |  |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 31/60 |

#### R1:

| No | Register address |                                |   |   |   |   | • |    | MSB       | MSB Register data |               |    |       |  |  |  |  |  |
|----|------------------|--------------------------------|---|---|---|---|---|----|-----------|-------------------|---------------|----|-------|--|--|--|--|--|
| NO | <b>A6</b>        | A6 R/W A5 A4 A3 A2 A1 A0 D7 D6 |   |   |   |   |   | D6 | D5        | D4                | D3            | D2 | D1 D0 |  |  |  |  |  |
| R1 | 0                | 0                              | 0 | 0 | 0 | 0 | 0 | 1  | VCDCE (1) | Х                 | VCOM_DC (21h) |    |       |  |  |  |  |  |

#### VCOM\_DC: Common voltage DC level selection (20mV/step)

| D5~D0        | VCOM DC level (V) |
|--------------|-------------------|
| 00h          | 0.24              |
| :            | :                 |
| 21h(Default) | 0.90(Default)     |
| :            | :                 |
| 3Fh          | 1.5               |



#### VCDCE: VCOM\_DC function enable setting

| VCDCE | Function                                                                      |
|-------|-------------------------------------------------------------------------------|
| 0     | VCOM _DC function disable. The COMDC pin is Hi-Z.                             |
| 1     | VCOM_DC function enable. The COMDC voltage follows VCOM_DC setting. (Default) |

#### R3:

| No.  | Register address                              |   |   |   |   |   |   |   | MSB | Register data    |  |  |  |  |  |  |  |  |
|------|-----------------------------------------------|---|---|---|---|---|---|---|-----|------------------|--|--|--|--|--|--|--|--|
| 140. | A6 R/W A5 A4 A3 A2 A1 A0 D7 D6 D5 D4 D3 D2 D1 |   |   |   |   |   |   |   |     | D0               |  |  |  |  |  |  |  |  |
| R3   | 0                                             | 0 | 0 | 0 | 0 | 0 | 1 | 1 |     | Brightness (40h) |  |  |  |  |  |  |  |  |

#### BRIGHTNESS: RGB bright level setting, setting accuracy: 1 step / bit

| D7 ~ D0      | Brightness gain      |  |  |  |  |  |  |  |
|--------------|----------------------|--|--|--|--|--|--|--|
| 00h          | Dark (-64)           |  |  |  |  |  |  |  |
| 40h(Default) | Center (0) (Default) |  |  |  |  |  |  |  |
| FFh          | Bright (+191)        |  |  |  |  |  |  |  |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 32/60 |

#### R4

| No. | Register address |     |            |    |    |            |            |    | MSB       |                      | Register data |  |              |  |         |         |  |
|-----|------------------|-----|------------|----|----|------------|------------|----|-----------|----------------------|---------------|--|--------------|--|---------|---------|--|
| NO. | <b>A</b> 6       | R/W | <b>A</b> 5 | Α4 | А3 | <b>A</b> 2 | <b>A</b> 1 | Α0 | D7        | D7 D6 D5 D4 D3 D2 D1 |               |  |              |  |         |         |  |
| R4  | 0                | 0   | 0          | 0  | 0  | 1          | 0          | 0  | Narrow(0) | YUV(0)               | SEL(00)       |  | NTSC/PAL(10) |  | VDIR(1) | HDIR(1) |  |

#### HDIR: Horizontal scan direction setting

| HDIR | Function                     |  |  |  |  |  |  |
|------|------------------------------|--|--|--|--|--|--|
| 0    | Right to left scan           |  |  |  |  |  |  |
| 1    | Left to right scan (Default) |  |  |  |  |  |  |

#### VDIR: Vertical scan direction setting

| VDIR | Function                  |
|------|---------------------------|
| 0    | Down to up scan           |
| 1    | Up to down scan (Default) |

## NTSC/PAL: NTSC or PAL input mode selection (for UPS052 input timing)

| NTSC | /PAL | Mode                     |
|------|------|--------------------------|
| D3   | D2   | Wide                     |
| 0    | 0    | PAL                      |
| 0    | 1    | NTSC                     |
| 1    | Χ    | Auto detection (Default) |

#### SEL: Input data timing format selection

| CCIR601 | YUV | SEL |    | INPUT TIMING FORMAT |  |
|---------|-----|-----|----|---------------------|--|
| CCINOUI | 100 | D5  | D4 | INFOT TIMING FORMAL |  |
| 0       | 0   | 0   | 0  | UPS051 (Default)    |  |
| 0       | 0   | 0   | 1  | UPS052 320 × 240    |  |
| 0       | 0   | 1   | Х  | UPS052 360 × 240    |  |
| 0       | 1   | 1   | 0  | CCIR656             |  |
| 1       | 1   | 0   | Х  | YUV 640(*)          |  |
| 1       | 1   | 1   | 0  | YUV 720(*)          |  |

<sup>(\*)</sup>Please refer to YUV640/YUV720 horizontal timing spec for detailed description.



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 33/60 |

## YUV: YUV (CCIR656, YUV640, YUV720) or RGB input selection

| YUV | Function                         |  |  |  |  |  |  |
|-----|----------------------------------|--|--|--|--|--|--|
| 0   | RGB input ( Default)             |  |  |  |  |  |  |
| 1   | CCIR656 / YUV640 / YUV720 input. |  |  |  |  |  |  |

When this command is sent to ASIC, it will be executed immediately

Narrow: Normal display and Narrow display selection.

| Narrow | Function                 |  |  |  |  |  |  |
|--------|--------------------------|--|--|--|--|--|--|
| 0      | Normal display (Default) |  |  |  |  |  |  |
| 1      | Narrow Display           |  |  |  |  |  |  |



Narrow=0



Narrow=1



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 34/60 |

#### R5:

| No | Register address |     |            |    |    |           |            |            |             |        |     | LSB  |        |          |          |        |
|----|------------------|-----|------------|----|----|-----------|------------|------------|-------------|--------|-----|------|--------|----------|----------|--------|
|    |                  | R/W | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | <b>A</b> 0 | D7          | D6     | D5  | D4   | D3     | D2       | D1       | D0     |
| R5 | 0                | 0   | 0          | 0  | 0  | 1         | 0          | 1          | DRV_FREQ(0) | GRB(1) | PFM | DUTY | ′(011) | SHDB2(1) | SHDB1(1) | STB(0) |

STB: Standby (Power saving) mode setting

| STB | Function               |
|-----|------------------------|
| 0   | Standby mode (Default) |
| 1   | Normal operation       |

SHDB1: Shut down for back light power converter

| SHDB1 | Function                                                                        |
|-------|---------------------------------------------------------------------------------|
| 0     | The back light power converter is off                                           |
| 1     | The back light power converter is controlled by power on/off sequence (Default) |

SHDB2: Shut down for VGH/VGL charge pump

| SHDB2 | Function                                                             |
|-------|----------------------------------------------------------------------|
| 0     | VGH/VGL charge pump is always off                                    |
| 1     | VGH/VGL charge pump is controlled by power on/off sequence (Default) |

PFM\_DUTY: PFM duty cycle selection for back light power converter

|    | PFM_DUTY | Function |                |
|----|----------|----------|----------------|
| D5 | D4       | D3       | PFM duty cycle |
| 0  | 0        | 0        | 50%            |
| 0  | 0        | 1        | 60%            |
| 0  | 1        | 0        | 65%            |
| 0  | 1        | 1        | 70%(Default)   |
| 1  | 0        | 0        | 75%            |
| 1  | 0        | 1        | 80%            |
| 1  | 1        | 0        | 85%            |
| 1  | 1        | 1        | 90%            |

GRB: Register reset setting

| GRB | Function                             |  |  |  |  |  |
|-----|--------------------------------------|--|--|--|--|--|
| 0   | Reset all registers to default value |  |  |  |  |  |
| 1   | Normal operation (Default)           |  |  |  |  |  |

DRV FREQ: DRV signal frequency setting

| DRV_FREQ   | DRV frequency |
|------------|---------------|
| 0(Default) | DCLK / 64     |
| 1          | DCLK / 128    |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 35/60 |

#### R6

| No  | Register address |     |            |            |           | MSB Register data |            |    |            |                 |    | LSB |    |         |    |    |
|-----|------------------|-----|------------|------------|-----------|-------------------|------------|----|------------|-----------------|----|-----|----|---------|----|----|
| INO | <b>A6</b>        | R/W | <b>A</b> 5 | <b>A</b> 4 | <b>A3</b> | <b>A2</b>         | <b>A</b> 1 | A0 | D7         | D6              | D5 | D4  | D3 | D2      | D1 | D0 |
| R6  | 0                | 0   | 0          | 0          | 0         | 1                 | 1          | 0  | HBLK_EN(0) | LED_Current(00) |    |     | VI | BLK(15h | )  |    |

#### VBLK: Vertical blanking setting

#### UPS051, UPS052, YUV640 and YUV720 NTSC mode

| D4 ~ D0 | VBLK        | Unit     |
|---------|-------------|----------|
| 00h     | 0           |          |
| 15h     | 21(Default) | H (line) |
| 1Fh     | 31          |          |

#### CCIR656 NTSC mode

| D4 ~ D0 | VBLK        | Unit     |
|---------|-------------|----------|
| 00h     | 0           |          |
| 16h     | 22(Default) | H (line) |
| 1Fh     | 31          |          |

#### UPS052, CCIR656 and YUV640 and YUV720 PAL mode(Vertical blanking + 3)

| D4 ~ D0 | VBLK        | Unit     |
|---------|-------------|----------|
| 00h     | 3           |          |
| 15h     | 24(Default) | H (line) |
| 1Fh     | 34          |          |

Note: V-blanking must be adjusted based on the input data.

# LED\_CURRENT: adjust LED current

#### DC-DC feedback voltage

| D6 | D5 | eedback Threshold voltage |  |  |  |  |  |  |  |
|----|----|---------------------------|--|--|--|--|--|--|--|
| 0  | 0  | 6V(20mA) (default)        |  |  |  |  |  |  |  |
| 0  | 1  | 0.75V(25mA)               |  |  |  |  |  |  |  |
| 1  | 0  | 0.45V(15mA)               |  |  |  |  |  |  |  |
| 1  | 1  | 0.3V(10mA)                |  |  |  |  |  |  |  |



| A030DN01 V0 Product Spec | Version | 1.0   |  |  |
|--------------------------|---------|-------|--|--|
|                          | Page    | 36/60 |  |  |

#### R6 & R7:

| No  |            | Register address |    |    |           | MSB Register data |            |    |            |        |           | LSB |    |         |    |    |
|-----|------------|------------------|----|----|-----------|-------------------|------------|----|------------|--------|-----------|-----|----|---------|----|----|
| 140 | <b>A</b> 6 | R/W              | Α5 | Α4 | <b>A3</b> | <b>A2</b>         | <b>A</b> 1 | Α0 | D7         | D6     | D5        | D4  | D3 | D2      | D1 | D0 |
| R6  | 0          | 0                | 0  | 0  | 0         | 1                 | 1          | 0  | HBLK_EN(0) | LED_Cu | rrent(00) |     | ٧  | BLK(15h | )  |    |
| R7  | 0          | 0                | 0  | 0  | 0         | 1                 | 1          | 1  | HBLK(46h)  |        |           |     |    |         |    |    |

#### HBLK\_EN & HBLK: Horizontal blanking setting

| HBLK_EN | HBLK(D7~D0) HBLK |             | Unit    | Remark            |  |  |
|---------|------------------|-------------|---------|-------------------|--|--|
| Х       | 32h              | 50          |         | UPS051            |  |  |
| Х       | 46h              | 70(Default) | DCLK(*) |                   |  |  |
| Х       | FFh              | 255         |         |                   |  |  |
| Х       | х                | 241(fixed)  | DCLK(*) | UPS052            |  |  |
| 0       | xxh              | 240(fixed)  | DCLK(*) | YUV640, YUV720    |  |  |
| 1       | 00h ~ FFh        | 0 ~ 255     | DCLK(*) | 10 0040, 10 0 720 |  |  |

<sup>\*</sup>The frequency of DCLK is different under different input timing.



#### R8:

| No. | Register address |     |            |    |    |           |            |    | MSB Register data |    |    |    |    |    |    | LSB |
|-----|------------------|-----|------------|----|----|-----------|------------|----|-------------------|----|----|----|----|----|----|-----|
| NO. | A6               | R/W | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | D7                | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
| R8  | 0                | 0   | 0          | 0  | 1  | 0         | 0          | 0  | BL_DRV(00)        |    | Х  | Х  | Х  | х  | х  | Х   |

#### BL\_DRV: Backlight driving capability setting

| D7 | D6 | BL_DRV capability             |  |  |  |
|----|----|-------------------------------|--|--|--|
| 0  | 0  | Normal capability (Default)   |  |  |  |
| 0  | 1  | 2 times the Normal capability |  |  |  |
| 1  | 0  | 4 times the Normal capability |  |  |  |
| 1  | 1  | 8 times the Normal capability |  |  |  |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 37/60 |

### R12:

| No. |           |     |            |            |    |           | MSB        | MSB Register data |          |    |    |         |    | LSB      |          |            |
|-----|-----------|-----|------------|------------|----|-----------|------------|-------------------|----------|----|----|---------|----|----------|----------|------------|
| NO. | <b>A6</b> | R/W | <b>A</b> 5 | <b>A</b> 4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0                | D7       | D6 | D5 | D4      | D3 | D2       | D1       | D0         |
| R12 | 0         | 0   | 0          | 0          | 1  | 1         | 0          | 0                 | PAIR(00) |    | Х  | CbCr(0) | х  | Vdpol(1) | Hdpol(1) | DCLKpol(0) |

DCLKpol: DCLK polarity selection

| DCLKpol | Function                    |
|---------|-----------------------------|
| 0       | Positive polarity (Default) |
| 1       | Negative polarity           |

### HDpol: HSYNC polarity selection

| HDpol | Function                    |
|-------|-----------------------------|
| 0     | Positive polarity           |
| 1     | Negative polarity (Default) |

### VDpol: VSYNC polarity selection

| VDpol | Function                    |
|-------|-----------------------------|
| 0     | Positive polarity           |
| 1     | Negative polarity (Default) |





| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 38/60 |

CbCr: Cb & Cr exchange position, (Please refer to the table of R0( Y\_CbCr) for detail description)

| CbCr='0' | Cb0 | Y0 | Cr0 | Y1 | Cb2 | Y2 | Cr2 | Y3 |
|----------|-----|----|-----|----|-----|----|-----|----|
| CbCr='1' | Cr0 | Y0 | Cb0 | Y1 | Cr2 | Y2 | Cb2 | Y3 |

PAIR: Vertical start time setting for Odd/Even frame

UPS051 / UPS052 NTSC / UPS052 PAL (\*)

| PA | IR. | VBLK           | Unit     |  |  |  |  |  |
|----|-----|----------------|----------|--|--|--|--|--|
| D7 | D6  | ODD/EVEN       |          |  |  |  |  |  |
| х  | 0   | 21/21(Default) | ∐ /lina\ |  |  |  |  |  |
| Х  | 1   | 21/20          | H (line) |  |  |  |  |  |

### CCIR656/YUV640/YUV720 NTSC/PAL (\*\*)

| PA | IR . | VBLK     | Unit      |  |  |  |  |  |
|----|------|----------|-----------|--|--|--|--|--|
| D7 | D6   | ODD/EVEN |           |  |  |  |  |  |
| 0  | 0    | 22/22    |           |  |  |  |  |  |
| 0  | 1    | 22/23    | II (line) |  |  |  |  |  |
| 1  | 0    | 23/22    | H (line)  |  |  |  |  |  |
| 1  | 1    | 23/23    |           |  |  |  |  |  |

<sup>(\*)</sup> The typical value of VBLK of UPS052 PAL(24 H) is different than UPS051/UPS052 NTSC(21H).

Note: V-blanking must be adjusted based on the input data.

### For example:



|       | PAI   | R=0 | PAIR=1 |     |  |  |
|-------|-------|-----|--------|-----|--|--|
| Field | START | END | START  | END |  |  |
| ODD   | 22    | 261 | 22     | 261 |  |  |
| EVEN  | 285   | 524 | 284    | 523 |  |  |

This table is based on VBLK=21.

<sup>(\*\*)</sup> The typical value of VBLK of CCIR656 PAL(24 H) is different than CCIR656 NTSC(22H).



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 39/60 |

### R13:

| No. |            |     |            |    |    |           | s          |    | MSB | SB Register data |    |    |    |    |    | LSB |  |
|-----|------------|-----|------------|----|----|-----------|------------|----|-----|------------------|----|----|----|----|----|-----|--|
| NO. | <b>A</b> 6 | R/W | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | D7  | D6               | D5 | D4 | D3 | D2 | D1 | D0  |  |
| R13 | 0          | 0   | 0          | 0  | 1  | 1         | 0          | 1  |     | CONTRAST_B(40h)  |    |    |    |    |    |     |  |

### CONTRAST\_B: RGB contrast level setting, the gain changes (1/64) / bit

| D7 ~ D0 | Contrast gain |
|---------|---------------|
| 00h     | 0             |
| 40h     | 1(Default)    |
| FFh     | 3.984         |

### R14~R17:

| No. | Register address |     |    |    |    |           |    |    | MSB Register data |    |    |        |        |         |    | LSB |
|-----|------------------|-----|----|----|----|-----------|----|----|-------------------|----|----|--------|--------|---------|----|-----|
| NO. | <b>A</b> 6       | R/W | Α5 | Α4 | А3 | <b>A2</b> | Α1 | Α0 | D7                | D6 | D5 | D4     | D3     | D2      | D1 | D0  |
| R14 | 0                | 0   | 0  | 0  | 1  | 1         | 0  | 1  | х                 |    |    | SUB-CC | NTRAST | _R(40h) |    |     |
| R16 | 0                | 0   | 0  | 1  | 0  | 0         | 0  | 0  | Χ                 |    |    | SUB-CC | NTRAST | _B(40h) |    |     |

### SUB-CONTRAST: R/B sub-contrast level setting, the gain changes (1/256) / bit

| D6 ~ D0 | Brightness gain |
|---------|-----------------|
| 00h     | 0.75            |
| 40h     | 1(Default)      |
| 7Fh     | 1.246           |

| No. |            | Register address |    |    |    |           |            |    | MSB | MSB Register data       |    |         |        |          |    |    |  |
|-----|------------|------------------|----|----|----|-----------|------------|----|-----|-------------------------|----|---------|--------|----------|----|----|--|
| NO. | <b>A</b> 6 | R/W              | Α5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | D7  | D6                      | D5 | D4      | D3     | D2       | D1 | D0 |  |
| R15 | 0          | 0                | 0  | 0  | 1  | 1         | 1          | 1  | Х   |                         |    | SUB-BRI | GHTNES | S_R(40h) |    |    |  |
| R17 | 0          | 0                | 0  | 1  | 0  | 0         | 0          | 1  | Х   | X SUB-BRIGHTNESS_B(40h) |    |         |        |          |    |    |  |

### SUB-BRIGHTNESS: R/B sub-bright level setting, setting accuracy: 1 step / bit

| D6 ~ D0 | Brightness gain     |
|---------|---------------------|
| 00h     | Dark (-64)          |
| 40h     | Center (0)(Default) |
| 7Fh     | Bright (+63)        |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 40/60 |

#### R21

| No. | Register address |     |            |    |    |           | s          |    | MSB Register data                      |  |  |  |  |  |    | LSB |
|-----|------------------|-----|------------|----|----|-----------|------------|----|----------------------------------------|--|--|--|--|--|----|-----|
| NO. | <b>A6</b>        | R/W | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | D7 D6 D5 D4 D3 D2 D1 D0                |  |  |  |  |  |    | D0  |
| R21 | 0                | 0   | 0          | 1  | 0  | 1         | 0          | 1  | LED_ON_CYCLE (0111) LED_ON_RATIO (1111 |  |  |  |  |  | 1) |     |

LED\_ON\_RATIO: Set the active ratio of enable signal, and we can use it to adjust brightness of the LEDs.

| LI | ED ON | I RAT | IO |                |
|----|-------|-------|----|----------------|
| D3 | D2    | D1    | D0 | Value          |
| 0  | 0     | 0     | 0  | 1/16           |
| 0  | 0     | 0     | 1  | 2/16           |
| 0  | 0     | 1     | 0  | 3/16           |
| 0  | 0     | 1     | 1  | 4/16           |
| 0  | 1     | 0     | 0  | 5/16           |
| 0  | 1     | 0     | 1  | 6/16           |
| 0  | 1     | 1     | 0  | 7/16           |
| 0  | 1     | 1     | 1  | 8/16           |
| 1  | 0     | 0     | 0  | 9/16           |
| 1  | 0     | 0     | 1  | 10/16          |
| 1  | 0     | 1     | 0  | 11/16          |
| 1  | 0     | 1     | 1  | 12/16          |
| 1  | 1     | 0     | 0  | 13/16          |
| 1  | 1     | 0     | 1  | 14/16          |
| 1  | 1     | 1     | 0  | 15/16          |
| 1  | 1     | 1     | 1  | 16/16(Default) |

LED\_ON\_CYCLE: Set the cycle of enable signal, and we can use it to adjust brightness of the LEDs.

| LE | D_ON | _CYCI | LE | Value      |
|----|------|-------|----|------------|
| D7 | D6   | D5    | D4 | value      |
| 0  | 0    | 0     | 0  | 1          |
| 0  | 0    | 0     | 1  | 2          |
| 0  | 0    | 1     | 0  | 3          |
| 0  | 0    | 1     | 1  | 4          |
| 0  | 1    | 0     | 0  | 5          |
| 0  | 1    | 0     | 1  | 6          |
| 0  | 1    | 1     | 0  | 7          |
| 0  | 1    | 1     | 1  | 8(Default) |
| 1  | 0    | 0     | 0  | 9          |
| 1  | 0    | 0     | 1  | 10         |
| 1  | 0    | 1     | 0  | 11         |
| 1  | 0    | 1     | 1  | 12         |
| 1  | 1    | 0     | 0  | 13         |
| 1  | 1    | 0     | 1  | 14         |
| 1  | 1    | 1     | 0  | 15         |
| 1  | 1    | 1     | 1  | 16         |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 41/60 |



 $16* \texttt{LED\_ON\_CYCLE} = \texttt{LED\_ON\_CYCLE} * (\texttt{LED\_ON\_RATIO} * 16~) + \texttt{LED\_ON\_CYCLE} * (16 - \texttt{LED\_ON\_RATIO} * 16) + \texttt{LED\_ON\_CYCLE} * (16 - \texttt{LED\_ON\_C$ 

(Cycle) (Enable) (Disable) Unit: HS YNC

for example:

LED\_ON\_RATIO is "1001", and LED\_ON\_CYCLE is "0111", then:

Cycle =  $16 \times 8 = 128(HSYNC)$ 

Enable = 8\*((10/16)\*16) = 80(HSYNC)

Disable = 8\*(16-(10/16)\*16) = 48(HSYNC)  $\Rightarrow$  62.5% on

### R22:

| No. |           | Register address |            |            |    |           |            |    | MSB | SB Register data                                          |   |   |   |             |   | LSB |
|-----|-----------|------------------|------------|------------|----|-----------|------------|----|-----|-----------------------------------------------------------|---|---|---|-------------|---|-----|
| NO. | <b>A6</b> | R/W              | <b>A</b> 5 | <b>A</b> 4 | А3 | <b>A2</b> | <b>A</b> 1 | A0 | D7  | D6         D5         D4         D3         D2         D1 |   |   |   |             |   | D0  |
| R22 | 0         | 0                | 0          | 1          | 0  | 1         | 1          | 0  | Х   | Х                                                         | Х | Х | Х | GAMMA2.2(1) | х | Х   |

### GAMMA2.2: Select auto or manual gamma setting

| GAMMA2.2 | Description                     |
|----------|---------------------------------|
| 0        | Manual set gamma by R23 ~ R26.  |
| 1        | Auto set to gamma2.2 (Default). |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 42/60 |

### R23 ~ R26:

| No. |            |     |            |            |            |           | MSB        | MSB Register data |    |                |           |     |    |               |            |     |
|-----|------------|-----|------------|------------|------------|-----------|------------|-------------------|----|----------------|-----------|-----|----|---------------|------------|-----|
|     | <b>A</b> 6 | R/W | <b>A</b> 5 | <b>A</b> 4 | <b>A</b> 3 | <b>A2</b> | <b>A</b> 1 | Α0                | D7 | D6 D5 D4       |           | D3  | D2 | D1            | D0         |     |
| R23 | 0          | 0   | 0          | 1          | 0          | 1         | 1          | 1                 | х  | GM             | IA_V16 (1 | 01) | Х  | GN            | /IA_V8 (10 | 00) |
| R24 | 0          | 0   | 0          | 1          | 1          | 0         | 0          | 0                 | х  | GM             | IA_V50 (1 | 01) | Х  | GMA_V32 (100) |            |     |
| R25 | 0          | 0   | 0          | 1          | 1          | 0         | 0          | 1                 | х  | GMA_V96 (100)  |           | Х   | GM | A_V72 (0      | 11)        |     |
| R26 | 0          | 0   | 0          | 1          | 1          | 0         | 1          | 0                 | х  | GMA_V120 (101) |           | х   | GM | 4_V110 (      | 100)       |     |

### 8 adjustable points



### R85:

| No. |            |     |    |    |    |           | MSB        | Register data |    |             |    |    |    |    |    |    |
|-----|------------|-----|----|----|----|-----------|------------|---------------|----|-------------|----|----|----|----|----|----|
| NO. | <b>A</b> 6 | R/W | Α5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | A0            | D7 | D6          | D5 | D4 | D3 | D2 | D1 | D0 |
| R85 | 1          | 0   | 0  | 1  | 0  | 1         | 0          | 1             | 0  | INV_SEL (1) | 0  | 0  | х  | Х  | Х  | 0  |

### INV\_SEL: Inversion selection

| INV_SEL | Description                 |
|---------|-----------------------------|
| 0       | Line inversion              |
| 1       | Column inversion (Default). |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 43/60 |

### R90:

| No.  |            |     |    |    |    |           | MSB        | MSB Register data |    |    |    |    |    | LSB |              |    |
|------|------------|-----|----|----|----|-----------|------------|-------------------|----|----|----|----|----|-----|--------------|----|
| 140. | <b>A</b> 6 | R/W | Α5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | A0                | D7 | D6 | D5 | D4 | D3 | D2  | D1           | D0 |
| R90  | 1          | 0   | 0  | 1  | 1  | 0         | 1          | 0                 | Х  | х  | Х  | Х  | Х  | Х   | REV_G<br>(0) | х  |

### REV\_G: Reversion gate output sequence of driver IC

| REV_G | Description                                                                                                                             |  |  |  |  |  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 0     | Gate output sequence:                                                                                                                   |  |  |  |  |  |
|       | Odd frame: $G1 \rightarrow G2 \rightarrow G3 \rightarrow G4$ , even frame: $G1 \rightarrow G2 \rightarrow G3 \rightarrow G4$ (Default). |  |  |  |  |  |
| 1     | Gate output sequence:                                                                                                                   |  |  |  |  |  |
|       | 4N+1 frame / 4N+2 frame: G1→G2→G3→G4,                                                                                                   |  |  |  |  |  |
|       | 4N+3 frame / 4N+4 frame: G2→G1→G4→G3 (N=0,1,2,3,).                                                                                      |  |  |  |  |  |



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 44/60 |

## C. Optical specification (Note 1, Note 2, Note 3)

| Item                 | Symbol         | Condition                  | Min.   | Тур.   | Max.   | Unit  | Remark   |
|----------------------|----------------|----------------------------|--------|--------|--------|-------|----------|
| Response time        |                |                            |        |        |        |       |          |
| Rise                 | Tr             | <i>θ</i> =0°               | -      | 15     | 25     | ms    | Note 4   |
| Fall                 | Tf             |                            | -      | 20     | 30     | ms    |          |
| Contrast ratio       | CR             | At optimized viewing angle | 200    | 300    | -      |       | Note 5,6 |
| Viewing angle        |                |                            |        |        |        |       |          |
| Тор                  |                |                            | 35     | 45     | -      |       |          |
| Bottom               |                | CR≧10                      | 50     | 60     | -      | deg.  | Note 7   |
| Left                 |                |                            | 45     | 55     | -      |       |          |
| Right                |                |                            | 45     | 55     | -      |       |          |
| Brightness *         | Y <sub>L</sub> | <i>θ</i> =0°               | 200    | 250    | -      | cd/m² | Note 8   |
| White chromaticity   | х              | θ =0°                      | (0.26) | (0.31) | (0.36) |       |          |
| vvrille chromaticity | у              | θ =0°                      | (0.28) | (0.33) | (0.38) |       |          |

- Note 1. Ambient temperature =25 $^{\circ}$ C.
- Note 2. To be measured in the dark room.
- Note 3.To be measured on the center area of panel with a field angle of 1°by Topcon luminance meter BM-7, after 10 minutes operation.
- Note 4. Definition of response time:

The output signals of photo detector are measured when the input signals are changed from "black" to "white" (falling time) and from "white" to "black" (rising time), respectively.



The response time is defined as the time interval between the 10% and 90% of amplitudes. Refer to figure as below.



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 45/60 |

#### Note 5. Definition of contrast ratio:

Contrast ratio is calculated with the following formula.

Photo detector output when LCD is at "White" state Contrast ratio (CR)= Photo detector output when LCD is at "Black" state

Note 6. White  $Vi=V_{i50} \mp 1.5V$ Black  $Vi=V_{i50} \pm 2.0V$ 

"±" Means that the analog input signal swings in phase with COM signal.

" $\mp$ " Means that the analog input signal swings out of phase with COM signal.

 $V_{\rm i50}$ : The analog input voltage when transmission is 50% The 100% transmission is defined as the transmission of LCD panel when all the input terminals of module are electrically opened.

### Note 7. Definition of viewing angle:

Refer to figure as below.



Note 8. Measured at the center area of the panel when all the input terminals of LCD panel are electrically opened with driving current under 25mA.

Note 9. Color Filter Arrangement





| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 46/60 |

# D. Reliability test items

| No. | Test items                         | Conditions                                                                                                           | Remark                                            |
|-----|------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| 1   | High temperature storage           | Ta= 70℃ 240Hrs                                                                                                       |                                                   |
| 2   | Low temperature storage            | Ta= 0°C 240Hrs                                                                                                       |                                                   |
| 3   | High temperature operation         | Ta= 60°C 240Hrs                                                                                                      |                                                   |
| 4   | Low temperature operation          | Ta= 0°C 240Hrs                                                                                                       |                                                   |
| 5   | High temperature and high humidity | Ta= 60℃. 90% RH 240Hrs                                                                                               | Operation                                         |
| 6   | Heat shock                         | 0°C∼60°C/50 cycle 2Hrs/cycle                                                                                         | Non-operation                                     |
| 7   | Electrostatic discharge            | $\pm$ 200V,200pF(0 $\Omega$ ), once for each terminal                                                                | Non-operation                                     |
| 8   | Vibration                          | Frequency range : 10~55Hz Stoke : 1.5mm Sweep : 10~55Hz~10Hz 2 hours for each direction of X,Y,Z (6 hours for total) | Non-operation JIS C7021, A-10 condition A         |
| 9   | Mechanical shock                   | 100G . 6ms, ±X,±Y,±Z 3 times for each direction                                                                      | Non-operation<br>JIS C7021,<br>A-7<br>condition C |
| 10  | Vibration (with carton)            | Random vibration:  0.015G <sup>2</sup> /Hz from 5~200Hz  -6dB/Octave from 200~500Hz                                  | IEC 68-34                                         |
| 11  | Drop (with carton)                 | Height: 60cm<br>1 corner, 3 edges, 6 surfaces                                                                        |                                                   |
| 12  | Glass Strength                     | Ref to next page                                                                                                     |                                                   |

Note: Ta: Ambient temperature.



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 47/60 |

## E. Packing form





| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 48/60 |

## F. Outline dimension





| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 49/60 |

# G. Application note

## 1. Application circuit

### 1.1 With internal LED driver circuit



Note1: Use internal LED driver must set R5[1](SHDB1)= "1".



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 50/60 |

### 1.2 With external LED driver circuit



Note3: Use external LED driver must set R5[1](SHDB1)= "0".



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 51/60 |

### 2. Power on/off sequence

The register setting of standby mode disabling / enabling is used to control the build-in power on / off sequence.

### 2.1 Power on (Standby Disabling)

After VDD/VDDIO power on reset, VSYNC/HSYNC/DCLK/DATA can be input, and serial control interface is also operational. The LCD driver is in default standby mode after VDD/VDDIO power-on, and setting register STB to '1' to disable the standby mode is required for normal operation. When the standby mode is disabled, a build-in power on sequence is started. The LCD positive and negative power supplies VGH/VGL are pumped first, and followed by the LED power VLED. Please refer to Fig.10 for the detail timing of power on sequence.





| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 52/60 |

### 3.2 Power off (Standby Enabling)

When the register STB is set to '0' to enable standby mode, a build-in power off sequence is started. Please refer to Fig.11 for the detail timing of power off sequence.





| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 53/60 |

### 3. Recommended power on/off serial command settings

Since the LCD driver default is in standby mode, so setting register R5: STB to '1' to disable standby mode is required for normal operation. The standby mode disabling method must follow Fig.12 sequence during power on. Furthermore, the three times other register setting must be same.



Fig. 12 LCD serial command setting during power on

Note 1: Under different input timing, the register R0 and R4 are required setting. Please reference next section.



| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 54/60 |

### 3.1 UPS051







| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 55/60 |

### 3.2 UPS052 320 mode







| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 56/60 |

### 3.3 UPS052 360 mode







| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 57/60 |

### 3.4 CCIR656







| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 58/60 |

### 3.5 YUV 720







| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 59/60 |

### 3.6 YUV 640







| A030DN01 V0 Product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 60/60 |

## 4. Power generation circuit

The black diagram of built-in power generation circuit for TFT-LCD supply power is shown as below:

